Title :
Critical path monitor enabled dynamic voltage scaling for graceful degradation in sub-threshold designs
Author :
Yu-Guang Chen ; Tao Wang ; Kuan-Yu Lai ; Wan-Yu Wen ; Yiyu Shi ; Shih-Chieh Chang
Author_Institution :
Dept. of Comput. Sci., Nat. Tsing Hua Univ., Hsinchu, Taiwan
Abstract :
Sub-threshold designs play an important role in energy-constrained applications. In those designs, path delays depend exponentially on threshold voltage/temperature. As such, dynamic configurations at runtime are desired for best trade-off between operating power and performance. Unfortunately, most existing works only consider either process or temperature variations but not both, resulting in sub-optimal configurations or even functional failures. Moreover, little study has been performed on the graceful degradation of sub-threshold designs, which is important in the presence of drastic delay variations. Towards this, we present a novel critical path monitor based dynamic voltage scaling scheme. Considering both process and temperature variations, it minimizes the operating power under a given timing error probability (TEP) bound. An exact method to decide the optimal switching thresholds is also proposed. Experimental results on 45nm industrial designs show that with only 1% TEP, our scheme can reduce the operating power by up to 75.3% compared with the constant voltage scheme. To the best of the authors´ knowledge, this is the very first work on dynamic configuration for graceful degradation in sub-threshold designs.
Keywords :
critical path analysis; delays; error statistics; fault tolerance; integrated circuit design; integrated circuit reliability; power aware computing; TEP bound; critical path monitor; drastic delay variation; dynamic configuration; dynamic voltage scaling scheme; energy- constrained application; graceful degradation; industrial design; operating power reduction; optimal switching threshold; path delay; size 45 nm; subthreshold design; threshold temperature; threshold voltage; timing error probability; Degradation; Delays; Switches; Temperature measurement; Threshold voltage; Voltage control;
Conference_Titel :
Design Automation Conference (DAC), 2014 51st ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
DOI :
10.1145/2593069.2593115