DocumentCode :
1787033
Title :
Synthesis of PCHB-WCHB hybrid quasi-delay insensitive circuits
Author :
Chi-Chuan Chuang ; Yi-Hsiang Lai ; Jiang, Jie-Hong Roland
Author_Institution :
Grad. Inst. of Electron. Eng., Nat. Taiwan Univ., Taipei, Taiwan
fYear :
2014
fDate :
1-5 June 2014
Firstpage :
1
Lastpage :
6
Abstract :
The increasing cost paid in clocking integrated circuits and combating timing variations forces designers to rethink asynchronous approaches to system realization. Among various techniques, quasi-delay-insensitive (QDI) design is promising due to its very relaxed timing assumption. Its expensive logic overhead, however, often nullifies its promise of performance and power improvements, and remains a major obstacle against its adoption. To overcome this obstacle, this paper proposes an efficient static performance analysis procedure and a synthesis flow for precharged half buffer (PCHB) and weak-conditioned half buffer (WCHB) circuit optimization. Experimental results demonstrate efficient performance analysis and effective area reduction under pipeline cycle time constraints.
Keywords :
asynchronous circuits; buffer circuits; circuit optimisation; integrated logic circuits; logic design; PCHB-WCHB hybrid quasidelay insensitive circuit synthesis; QDI design; area reduction; asynchronous approaches; expensive logic overhead; integrated circuit clocking; pipeline cycle time constraints; precharged half buffer; relaxed timing assumption; static performance analysis procedure; synthesis flow; system realization; timing variation force; weak-conditioned half buffer circuit optimization; Delays; Integrated circuit modeling; Libraries; Logic gates; Performance analysis; Pipelines; Asynchronous Pipeline; Half Buffer; Quasi-Delay Insensitivity; Static Performance Analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference (DAC), 2014 51st ACM/EDAC/IEEE
Conference_Location :
San Francisco, CA
Type :
conf
Filename :
6881519
Link To Document :
بازگشت