DocumentCode :
1787702
Title :
Efficient layout generation and evaluation of vertical channel devices
Author :
Wei-Che Wang ; Gupta, Puneet
Author_Institution :
Dept. of Electr. Eng., Univ. of California, Los Angeles, Los Angeles, CA, USA
fYear :
2014
fDate :
2-6 Nov. 2014
Firstpage :
550
Lastpage :
556
Abstract :
Vertical gate-all-around (VGAA) has been shown to be one of the most promising devices for the scaling beyond 10nm for its reduced delay, large driving current, and good gate control. Moreover, emerging devices such as heterojunction tunneling FETs are more amenable to vertical fabrication. However, past studies of vertical channel devices focused more on regular memory architectures and simple standard cells like inverter. Since naive migration of regular FinFET layouts to vertical FETs yields little benefits, we identify several vertical efficient layout structures and propose novel layout generation heuristics for vertical channel devices. We also compare VGAA with symmetric and asymmetric source/drain architectures. The layout efficiencies of several VGAA structures, vertical double gate (VDG), lateral gate-all-around (LGAA), and FinFET are presented in our experiments. We observe that even though most vertical channel standard cells have more diffusion gaps than lateral cells do, they still benefit from vertical architectures in area because of the elimination of diffusion contacts. For asymmetric architectures, the area is larger than symmetric architectures because of the extra diffusion gaps needed, but our experiments indicate that for both symmetric and asymmetric architectures, vertical channel devices are likely to have a density advantage over lateral channel devices assuming that current drive strengths of both are similar.
Keywords :
MOSFET; tunnel transistors; LGAA; VDG; VGAA structures; asymmetric source-drain architectures; diffusion contact elimination; diffusion gaps; efficient layout generation; heterojunction tunneling FETs; inverter; lateral gate-all-around; layout generation heuristics; layout structures; regular FinFET layouts; regular memory architectures; symmetric source-drain architectures; vertical FETs; vertical channel device evaluation; vertical channel standard cells; vertical double gate; vertical fabrication; vertical gate-all-around; Bipartite graph; FinFETs; Layout; Logic gates; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer-Aided Design (ICCAD), 2014 IEEE/ACM International Conference on
Conference_Location :
San Jose, CA
Type :
conf
DOI :
10.1109/ICCAD.2014.7001404
Filename :
7001404
Link To Document :
بازگشت