DocumentCode
1789033
Title
Comparative analysis of various Domino logic circuits for better performance
Author
Thakur, Rahul ; Dadoria, Ajay Kumar ; Gupta, Tarun Kumar
Author_Institution
Dept. of Electron. & Commun. Eng., MANIT, Bhopal, India
fYear
2014
fDate
10-11 Oct. 2014
Firstpage
1
Lastpage
6
Abstract
In this paper, basically the delay and the noise margin parameter associated in the circuit has been analyzed. The paper gives a better approach for the reduction in delay variation and compares the result with different-different types of domino logic circuits. The other domino logic circuits used to discriminate the result of proposed circuit are footed domino logic circuit, footless domino logic circuit, high speed domino logic circuit and conditional keeper domino logic circuit. The simulation process here has been done in 65nm CMOS technology using Cadence Virtuoso at 270C operating temperature and 0.8 V supply voltage. In this paper the parameters like delay, average power, no. of transistors and UNG has been calculated and after simulation it is found that the proposed paper gives better output if it is compared with the other circuits.
Keywords
CMOS logic circuits; CMOS technology; Cadence Virtuoso; UNG; conditional keeper domino logic circuit; delay variation; footed domino logic circuit; footless domino logic circuit; high speed domino logic circuit; noise margin parameter; transistors; Delays; Inverters; Logic circuits; Logic gates; MOS devices; Noise; Transistors; Digital Signal Processing (DSP); Domino logic circuit; High speed integrated circuit; Noise immunity; Unity noise gain (UNG); dynamic logic circuit;
fLanguage
English
Publisher
ieee
Conference_Titel
Advances in Electronics, Computers and Communications (ICAECC), 2014 International Conference on
Conference_Location
Bangalore
Type
conf
DOI
10.1109/ICAECC.2014.7002416
Filename
7002416
Link To Document