Title :
Glitch elimination and optimization of dynamic power dissipation in combinational circuits
Author :
Karthik, H.S. ; Kumar Naik, B. Mohan
Author_Institution :
Dept. of Electron. & Commun. Eng., APS Coll. of Eng., Bangalore, India
Abstract :
Low power consumption has become a highly important concern for the designs. Glitches contribute to the dynamic power which itself is a major portion of the total power consumed by designs. A glitch is an undesired transition that occurs before intended value in digital circuits. A glitch occurs in CMOS circuits due to differential delay at the inputs of a gate. The paper describes a procedure to estimate and optimize dynamic power dissipation for combinational circuits due to propagation delay. First, cause of glitch and power dissipated due to presence of it is estimated. Secondly, a technique using transmission gate is employed and the glitch is eliminated. Then a comparison of the power dissipated is carried out to know the optimized power for 1.2μm and 0.8μm CMOS Technologies.
Keywords :
CMOS logic circuits; combinational circuits; delay circuits; digital circuits; optimisation; power consumption; CMOS circuits; combinational circuits; differential delay; digital circuits; dynamic power dissipation estimation; gate inputs; glitch elimination; optimization; power consumption; propagation delay; size 0.8 mum; size 1.2 mum; transmission gate; undesired transition; CMOS integrated circuits; Capacitance; Delays; Inverters; Logic gates; Power dissipation; Propagation delay; Dynamic Power Dissipation; Glitch; Glitch Width; Low power; Propagation delay; Switching Activity; Transmission Gate;
Conference_Titel :
Advances in Electronics, Computers and Communications (ICAECC), 2014 International Conference on
Conference_Location :
Bangalore
DOI :
10.1109/ICAECC.2014.7002431