DocumentCode :
1790178
Title :
Efficient check-node-stopped LDPC decoder design
Author :
Tzu-Hsuan Huang ; Cheng-Hung Lin ; Shu-Yen Lin
Author_Institution :
Dept. of Electr. Eng., Yuan Ze Univ., Jungli, Taiwan
fYear :
2014
fDate :
22-25 June 2014
Firstpage :
1
Lastpage :
3
Abstract :
In this paper, we propose a reduced check node operation design for the LDPC decoder. The proposed Check Node Stopping criterion (CNS) reduces the operations of convergent check nodes when the reliability of check node messages that depends on the magnitude of check node messages is larger than a threshold. Thus, the proposed LDPC decoder can can efficiently terminate the redundant check node calculations in the following iterations. From the simulations under the rate-1/2 WiMAX LDPC decoding, the operation of check nodes can be reduced by about 12% at Eb/N0 of 3.6 dB with a small coding coding gain degradation. A 2.85mm2 LDPC decoder with CNS is implemented in a 90nm CMOS process. The area overhead of the the CNS is about 0.7% of the total area. The proposed LDPC decoder can decrease 4% power consumption for the stopped check node.
Keywords :
CMOS integrated circuits; WiMax; decoding; parity check codes; CMOS process; WiMAX LDPC decoding; check node messages; check node stopping criterion; check-node-stopped LDPC decoder design; coding coding gain degradation; redundant check node calculations; size 90 nm; Bit error rate; CMOS process; Decoding; Iterative decoding; Power dissipation; Reliability;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics (ISCE 2014), The 18th IEEE International Symposium on
Conference_Location :
JeJu Island
Type :
conf
DOI :
10.1109/ISCE.2014.6884305
Filename :
6884305
Link To Document :
بازگشت