DocumentCode :
1790228
Title :
Thermal aware clock tree optimization with balanced clock skew in 3D ICs
Author :
Kyungin Cho ; Cheoljon Jang ; Jiho Song ; Sangdeok Kim ; Jongwha Chong
Author_Institution :
Dept. of Electron. Comput. Eng., Hanyang Univ., Seoul, South Korea
fYear :
2014
fDate :
22-25 June 2014
Firstpage :
1
Lastpage :
2
Abstract :
Thermal issues are a primary concern in the three-dimensional integrated circuit (3D IC) design. This paper addresses a clock tree synthesis problem under thermal variation for 3D IC designs. Our major contributions are the reduced and balanced skew with minimum wirelength under both nonuniform and uniform thermal conditions. Our proposed clock tree synthesis algorithms search the routing path to find the clock merging point at each level of the clock tree. Experimental results show that our methods significantly reduce and balance clock skew values with the minimum wirelength overhead.
Keywords :
circuit optimisation; clocks; integrated circuit design; thermal engineering; three-dimensional integrated circuits; 3D IC design; balanced clock skew; clock merging point; clock tree synthesis algorithms; minimum wirelength overhead; nonuniform thermal conditions; routing path; thermal aware clock tree optimization; thermal variation; three-dimensional integrated circuit design; uniform thermal conditions; Clocks; Delays; Integrated circuits; Merging; Optimization; Routing; Three-dimensional displays; Clock tree synthesis; thermal variation;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Consumer Electronics (ISCE 2014), The 18th IEEE International Symposium on
Conference_Location :
JeJu Island
Type :
conf
DOI :
10.1109/ISCE.2014.6884330
Filename :
6884330
Link To Document :
بازگشت