DocumentCode :
1792060
Title :
Analyzing Worst-case Delay-Buffer-Equation for wormhole networks on chip
Author :
Yue Qian ; Junhui Wang
Author_Institution :
Coll. of Comput., Nat. Univ. of Defense Technol. China, Changsha, China
fYear :
2014
fDate :
27-28 Oct. 2014
Firstpage :
1
Lastpage :
6
Abstract :
In wormhole network-on-chip, the mathematical relationship of buffer and worst-case end-to-end delay (called Worst-case Delay-Buffer-Equation, WDBE) is very important for design space exploration. However, traditionally simulation-based and queuing theory based methods can not derive the WDBE directly. In this paper, we propose a network calculus-based method to analyze WDBE. First, we present analytical models of WDBE derivation for primitive scenarios. For complex scenarios, we use the contention tree model to divide them into primitive scenarios, and get the WDBE step by step. As an example, we detail the WDBE analysis procedure. Finally, the experiments show the correctness and potential of our proposed method.
Keywords :
calculus; delay circuits; network routing; network-on-chip; WDBE; contention tree model; design space exploration; network calculus-based method; wormhole network-on-chip; worst-case delay-buffer-equation; worst-case end-to-end delay; Algebra; Analytical models; Calculus; Convolution; Deconvolution; Delays; Transform coding; Buffer; Network Calculus; Network-on-Chip; WDBE; Worst-Case Delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2014
Conference_Location :
Tampere
Type :
conf
DOI :
10.1109/NORCHIP.2014.7004721
Filename :
7004721
Link To Document :
بازگشت