Title :
Synthesis and layout of an asynchronous network-on-chip using Standard EDA tools
Author :
Muller, Christoph Thomas ; Kasapaki, E. ; Sorensen, R.B. ; Sparso, J.
Author_Institution :
Dept. of Appl. Math. & Comput. Sci., Tech. Univ. of Denmark, Lyngby, Denmark
Abstract :
Asynchronous circuit design is well understood but design tools supporting asynchronous design are largely lacking, and designers are limited to using conventional EDA-tools. These tools have a built-in synchronous mind-set and this complicates their use for asynchronous implementation. One example is the key role that clock signals play in specifying time-constraints for the synthesis. In this paper explain how we handled the synthesis and layout of an asynchronous network-on-chip for a multi-core platform. Focus is on the design process while the actual NOC-design and its performance are presented elsewhere.
Keywords :
asynchronous circuits; electronic design automation; logic design; network-on-chip; asynchronous circuit design; asynchronous implementation; asynchronous network-on-chip; clock signals; design tools; multicore platform; standard EDA tools; Clocks; Delays; Latches; Layout; Pipelines; Synchronization; Asynchronous design; Asynchronous implementation; Multiprocessor interconnection networks;
Conference_Titel :
NORCHIP, 2014
Conference_Location :
Tampere
DOI :
10.1109/NORCHIP.2014.7004742