DocumentCode :
1792109
Title :
Modular layout-friendly cell library design applied for subthreshold CMOS
Author :
Bjerkedok, Jonathan Edvard ; Vatanjou, Ali Asghar ; Ytterdal, Trond ; Aunet, Snorre
Author_Institution :
NTNU, Trondheim, Norway
fYear :
2014
fDate :
27-28 Oct. 2014
Firstpage :
1
Lastpage :
6
Abstract :
A new method for designing digital cell libraries is presented where basic building blocks for logic and memory may be built from identical stacks of transistors in series, only, simplifying the design. Simulations in subthreshold operation is included, suggesting that the method could in principle be used for any synchronous finite state machine. A standard 4 transistor implementation and an 8-transistor version using our suggested approach, having equal total areas, are compared using statistical simulations in 65 nm CMOS, taking local variations into account. The average standard deviations of circuit delays for the traditional NAND implementation were then less than half (44 %), when compared to the new 8 transistor implementation. Anyway, for the same sizing, the traditional NAND2 had about twice the total active area, about 37 % higher static power consumption, 127 % higher active power consumption and about 51 % higher energy per operation, according to simulations. The static power consumption was also about 33 % higher for the traditional NAND, compared to the suggested approach based on combining a couple of 4-transistor "slices". Combining identical "slices" of transistors enabling in principle a range of combinatorial and memory building blocks could greatly simplify library cell design, or subsets of cell libraries.
Keywords :
CMOS logic circuits; NAND circuits; combinational circuits; delay circuits; finite state machines; logic design; power consumption; statistical analysis; transistors; NAND implementation; NAND2; active power consumption; average standard deviations; combinatorial building blocks; energy per operation; identical stacks; local variations; logic circuit delays; memory building blocks; modular layout-friendly digital cell library design; size 65 nm; static power consumption; statistical simulations; subthreshold CMOS operation; synchronous finite state machine; total active area; transistor slices; Delays; Layout; Libraries; Logic gates; Power demand; Standards; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
NORCHIP, 2014
Conference_Location :
Tampere
Type :
conf
DOI :
10.1109/NORCHIP.2014.7004747
Filename :
7004747
Link To Document :
بازگشت