Title :
Introduction to the special session on “Interconnect enhances architecture: Evolution of wireless NoC from planar to 3D”
Author :
Marculescu, Radu ; Pande, Partha Pratim ; Heo, Deukhyoun ; Matsutani, Hiroki
Author_Institution :
Carnegie Mellon University, United States
Abstract :
Continuing progress and unprecedented integration levels in current silicon technologies make possible complete end-user systems consisting of an extremely high number of cores integrated on a single chip for embedded or high-performance computing. However, without developing new paradigms for energy- and thermally-efficient design, meeting the computing, storage, and communication demands of the emerging applications is highly unlikely. Moreover, in order to sustain the predicted growth of number of embedded cores on a single die, it is extremely important to have a scalable, low power, and high bandwidth on-chip communication infrastructure. Towards this end, wireless Network-on-Chip (WiNoC) represents an emerging paradigm to design a low power yet high bandwidth interconnect infrastructure for multicore chips.
Conference_Titel :
Networks-on-Chip (NoCS), 2014 Eighth IEEE/ACM International Symposium on
Conference_Location :
Ferrara, Italy
DOI :
10.1109/NOCS.2014.7008780