DocumentCode :
1796961
Title :
A 110 mW 6 bit 36 GS/s interleaved SAR ADC for 100 GBE occupying 0.048 mm2 in 32 nm SOI CMOS
Author :
Kull, Lukas ; Pliva, Jan ; Toifl, Thomas ; Schmatz, Martin ; Francese, Pier Andrea ; Menolfi, Christian ; Braendli, Matthias ; Kossel, Marcel ; Morf, Thomas ; Andersen, Toke Meyer ; Leblebici, Yusuf
Author_Institution :
IBM Res. - Zurich, Zurich, Switzerland
fYear :
2014
fDate :
10-12 Nov. 2014
Firstpage :
89
Lastpage :
92
Abstract :
An area- and power-optimized asynchronous 32× interleaved SAR ADC achieving 36 GS/s at 110mW with 1V supply on the interleaver and 0.9 V on the SAR ADCs is presented. The ADC features a 2-channel interleaver with data demultiplexing for enhanced bandwidth, a power- and area-optimized binary SAR ADC, and an area-optimized clocked reference buffer with a tunable constant-current source. It achieves 32.6dB SNDR up to 3GHz and 31.6dB up to 18GHz input frequency and 98fJ/conversion-step with a core chip area of 340×140μm2 in 32nm SOI CMOS technology.
Keywords :
CMOS integrated circuits; analogue-digital conversion; silicon-on-insulator; 2-channel interleaver; SOI CMOS; area-optimized clocked reference buffer; bandwidth enhancement; data demultiplexing; power 110 mW; power-optimized asynchronous interleaved ADC SAR; size 32 nm; tunable constant-current source; voltage 0.9 V; voltage 1 V; word length 6 bit; Bandwidth; CMOS integrated circuits; Capacitors; Delays; Power demand; Signal to noise ratio; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2014 IEEE Asian
Conference_Location :
KaoHsiung
Print_ISBN :
978-1-4799-4090-5
Type :
conf
DOI :
10.1109/ASSCC.2014.7008867
Filename :
7008867
Link To Document :
بازگشت