Title :
A programmable discrete-time filter employing hardware-efficient two-dimensional implementation method
Author :
Jaeyoung Choi ; Raja, M. Kumarasamy ; Arasu, M. Annamalai
Author_Institution :
Integrated Circuits & Syst. Lab., A*STAR, Singapore, Singapore
Abstract :
A programmable discrete-time (DT) filter for wideband wireless receivers is presented. A 2-dimensional DT FIR implementation method reduces the circuit complexity by creating a convolution between charge sharing and charge accumulation filters. The cascaded filter chain down-converts the input over a wide frequency band while limiting the variation in the output sample rate, which is accomplished by programming the decimation factor in proportion to the carrier frequency. The filter is fabricated in a 65 nm LP CMOS process for a proof-of-concept operation in the VHF band of 100-300 MHz. When the decimation factor is selected to be proportional to the input frequency, variations in gain and bandwidth were only 56.8-59.1 dB and 1.22-1.27 MHz. The filter rejects aliasing frequencies more than 35 dB over the wide input frequency range.
Keywords :
CMOS integrated circuits; FIR filters; discrete time filters; programmable filters; radio receivers; CMOS; FIR; bandwidth 1.22 MHz to 1.27 MHz; charge accumulation filters; charge sharing filters; frequency 100 MHz to 300 MHz; gain 56.8 dB to 59.1 dB; programmable discrete-time filter; size 65 nm; wideband wireless receivers; Band-pass filters; Clocks; Finite impulse response filters; Gain; IIR filters; Receivers; Wideband; discrete-time filter; reconfigurable; software-defined radio (SDR); switched-capacitor filter; wideband;
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2014 IEEE Asian
Conference_Location :
KaoHsiung
Print_ISBN :
978-1-4799-4090-5
DOI :
10.1109/ASSCC.2014.7008905