DocumentCode :
1797072
Title :
A 1 V 59 fJ/Step 15 MHz BW 74 dB SNDR continuous-time ΔΣ modulator with digital ELD compensation and multi-bit FIR feedback
Author :
Yi Zhang ; Chia-hung Chen ; Tao He ; Xin Meng ; Qian, Nancy ; Liu, Erwu ; Elliott, Phillip ; Temes, Gabor C.
Author_Institution :
Sch. of EECS, Oregon State Univ., Corvallis, OR, USA
fYear :
2014
fDate :
10-12 Nov. 2014
Firstpage :
321
Lastpage :
324
Abstract :
A 3rd-order continuous-time ΔΣ modulator with a highly-digital excess loop delay compensation and multi-bit FIR feedback, to be used in an ultrasound beamformer, is presented. A digitally controlled reference switching matrix avoids the power-hungry adder, and allows a power-efficient design of the loop filter. A 2-bit 3-tap FIR feedback DAC optimally achieves lower sensitivity to clock jitter and applies reduced error signal to the loop filter, thus enhancing the loop filter linearity. The modulator operates at 1.2 GHz, and achieves 79.4 dB dynamic range, 77.3 dB SNR and 74.3 dB SNDR over a 15 MHz signal bandwidth. Fabricated in a 65 nm CMOS process, the core modulator occupies 0.16 mm2 and dissipates 6.96mW from a 1 V supply. A 58.6 fJ/conversion-step figure of merit is achieved.
Keywords :
CMOS integrated circuits; FIR filters; UHF filters; array signal processing; circuit feedback; clocks; compensation; continuous time filters; delays; digital control; digital-analogue conversion; jitter; matrix algebra; modulators; sensitivity analysis; 3-tap FIR feedback DAC; 3rd-order continuous-time modulator; BW; CMOS process; SNDR continuous-time modulator; bandwidth 15 MHz; clock jitter; core modulator; digital ELD compensation; digitally controlled reference switching matrix; error signal reduction; frequency 1.2 GHz; highly-digital excess loop delay compensation; loop filter linearity enhancement; lower sensitivity; multibit FIR feedback; power-hungry adder; signal bandwidth; size 65 nm; ultrasound beamformer; voltage 1 V; Clocks; Delays; Finite impulse response filters; Jitter; Modulation; Resistors; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Solid-State Circuits Conference (A-SSCC), 2014 IEEE Asian
Conference_Location :
KaoHsiung
Print_ISBN :
978-1-4799-4090-5
Type :
conf
DOI :
10.1109/ASSCC.2014.7008925
Filename :
7008925
Link To Document :
بازگشت