DocumentCode :
179842
Title :
Extracting the floating gate voltage on the multiple-input FGMOS transistor
Author :
Davila-Saldivar, C. ; Medina-Vazquez, A.S. ; Jimenez-Perez, A. ; Gurrola-Navarro, M.A.
Author_Institution :
Univ. of Guadalajara, Guadalajara, Mexico
fYear :
2014
fDate :
Sept. 29 2014-Oct. 3 2014
Firstpage :
1
Lastpage :
4
Abstract :
The extraction of the floating gate voltage on the Multiple-Input Floating-Gate Transistor is discussed in order to understand their behavior in a better way. The lack of linearity at very low voltage is discussed. The presence of a residual charge on the floating gate is experimentally shown despite the use of metal contact to discharge it. This analysis is useful to enhance the mathematical model and consequently to have better results in the simulation process especially when this device is used as an entirely analog processing element. Methods to extract and plot the floating gate voltage are addressed. A comparison between analytical and experimental results is shown.
Keywords :
MOSFET; semiconductor device models; analog processing element; floating gate voltage extraction; mathematical model; metal contact; multiple-input FGMOS transistor; multiple-input floating-gate transistor; residual charge; simulation process; Analytical models; Equations; Logic gates; MOSFET; Mathematical model; Voltage control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical Engineering, Computing Science and Automatic Control (CCE), 2014 11th International Conference on
Conference_Location :
Campeche
Print_ISBN :
978-1-4799-6228-0
Type :
conf
DOI :
10.1109/ICEEE.2014.6978250
Filename :
6978250
Link To Document :
بازگشت