DocumentCode :
1799023
Title :
Design of configurable, network based interconnection modules for communication centric System-on-Chip applications
Author :
Mishra, P. ; Nidhi, A. ; Kishore, J.K. ; Kotturshettar, Chetan
Author_Institution :
Centre for Intell. Syst., PES Inst. of Technol., Bangalore, India
fYear :
2014
fDate :
7-8 April 2014
Firstpage :
70
Lastpage :
75
Abstract :
In recent years, System-on-Chip design architectures have increasingly become communication centric. To support such designs, a configurable and scalable interconnect backbone is required. Intellectual Property cores for on chip communication, provided by major field programmable gate array vendors are limited to shared bus or point to point interconnect protocols. To provide network oriented interconnect fabric, we propose a configurable and scalable, network based interconnect module. The interconnections can be configured to four popular on-chip network topologies: mesh, torus, ring and fat-tree. A parameterized and customizable wormhole router is designed, with variable number of ports and link width to support the four networks. A hardware simulator has been designed for in-situ testing of the interconnect module. Two state of art implementation platforms viz Virtex-6 Field programmable gate array and a full custom implementation using 32nm CMOS process has been used to characterize the module. We report area and power dissipation of the module configured to the four topologies, in the two platforms.
Keywords :
CMOS integrated circuits; field programmable gate arrays; industrial property; integrated circuit interconnections; network topology; system-on-chip; 32nm CMOS process; Virtex-6 field programmable gate array; communication centric system-on-chip applications; configurable network based interconnection modules; customizable wormhole router; field programmable gate array vendors; full custom implementation; hardware simulator; intellectual property cores; network oriented interconnect fabric; on chip communication; point-to-point interconnect protocols; popular on-chip network topologies; scalable interconnect backbone; shared bus; system-on-chip design architectures; Integrated circuit interconnections; Logic gates; Network topology; Ports (Computers); Routing; System-on-chip; Topology; Application Specific Integrated Circuit; Field Programmable Gate Array; Networks-On-Chip; System-On-Chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Applications and Industrial Electronics (ISCAIE), 2014 IEEE Symposium on
Conference_Location :
Penang
Print_ISBN :
978-1-4799-4352-4
Type :
conf
DOI :
10.1109/ISCAIE.2014.7010212
Filename :
7010212
Link To Document :
بازگشت