DocumentCode :
1799531
Title :
Multi-core based HEVC hardware decoding system
Author :
HyunMi Kim ; Seunghyun Cho ; Kyungjin Byun ; Nak-Woong Eum
Author_Institution :
Multimedia Processor Res. Sect., Electron. & Telecommun. Res. Inst., Daejeon, South Korea
fYear :
2014
fDate :
14-18 July 2014
Firstpage :
1
Lastpage :
2
Abstract :
In this demo, a scalable HEVC hardware decoder is demonstrated for various applications including UHD. The architecture includes a control logic for multi-core management and flexible in-loop filters that can process boundaries of picture partitions without a separate in-loop filter unit from the pipeline. Two-level parallel processing approach makes the decoder operate in real-time for high-performance applications. The demonstration on FPGA prototype board shows the efficiency of the proposed scalable architecture achieved by multi-core design. The system is estimated to be able to decode UHD video coded by HEVC in real-time.
Keywords :
field programmable gate arrays; high definition video; multiprocessing systems; parallel processing; video codecs; video coding; FPGA prototype board; UHD video; control logic; high definition video; high efficiency video coding; in-loop filter unit; multicore based HEVC hardware decoder; multicore design; multicore management; two-level parallel processing; Decoding; Hardware; Multicore processing; Parallel processing; Pipelines; Streaming media; Video coding; HEVC; UHD; decoder; hardware; multi-core; parallel processing; scalable; video coding;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multimedia and Expo Workshops (ICMEW), 2014 IEEE International Conference on
Conference_Location :
Chengdu
ISSN :
1945-7871
Type :
conf
DOI :
10.1109/ICMEW.2014.6890626
Filename :
6890626
Link To Document :
بازگشت