DocumentCode :
1800610
Title :
Power efficient design of parallel/serial FIR filters in RNS
Author :
Petricca, Massimo ; Albicocco, Pietro ; Cardarilli, Gian Carlo ; Nannarelli, Alberto ; Re, Matteo
Author_Institution :
Dept. of Electr. Eng., Univ. of Rome “Tor Vergata”, Rome, Italy
fYear :
2012
fDate :
4-7 Nov. 2012
Firstpage :
1015
Lastpage :
1019
Abstract :
It is well known that the Residue Number System (RNS) provides an efficient implementation of parallel FIR filters especially when the filter order and the dynamic range are high. The two main drawbacks of RNS, need of converters and coding overhead, make a serialized implementation of the FIR filter potentially disadvantageous with respect to filters implemented in the conventional number systems. In this work, we show a number of solutions which demonstrate that the power efficiency of RNS FIR filters implemented serially is maintained in ASIC technology, while in modern FPGA technology RNS implementations are less efficient.
Keywords :
FIR filters; application specific integrated circuits; convertors; ASIC technology; FPGA technology RNS implementations; parallel-serial FIR filters; power efficiency; power efficient design; residue number system;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signals, Systems and Computers (ASILOMAR), 2012 Conference Record of the Forty Sixth Asilomar Conference on
Conference_Location :
Pacific Grove, CA
ISSN :
1058-6393
Print_ISBN :
978-1-4673-5050-1
Type :
conf
DOI :
10.1109/ACSSC.2012.6489171
Filename :
6489171
Link To Document :
بازگشت