DocumentCode :
1801066
Title :
Adaptation of high level behavioral models for stuck-at coverage analysis
Author :
Zolfy, Mina ; Navabi, Zainalabedin ; Kozekanani, Ziaeddin Daei
Author_Institution :
ECE Dept., Univ. of Tabriz, Tabriz
fYear :
2008
fDate :
25-27 March 2008
Firstpage :
1
Lastpage :
5
Abstract :
There has been increasing effort in the years for defining test strategies at the behavioral level. Due to the lack of suitable coverage metrics and tools to assess the quality of a testbench, these strategies have not been able to play an important role in stuck-at fault simulation. The work we are presenting here proposes a new coverage metric that employs back-annotation of post-synthesis design properties into pre-synthesis simulation models to estimate the stuck-at fault coverage of a testbench. The effectiveness of this new metric is evaluated for several example circuits. The results show that the new metric provides a good evaluation of high level testbenches for detection of stuck-at faults.
Keywords :
circuit testing; digital circuits; fault diagnosis; network synthesis; back-annotation; coverage metric; digital system test method; post-synthesis design properties; pre-synthesis simulation models; stuck-at coverage analysis; stuck-at fault simulation; test strategies; Application software; Circuit faults; Circuit simulation; Circuit testing; Electrical fault detection; Fault detection; Hardware; Software testing; System testing; Velocity measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Technology of Integrated Systems in Nanoscale Era, 2008. DTIS 2008. 3rd International Conference on
Conference_Location :
Tozeur
Print_ISBN :
978-1-4244-1576-2
Electronic_ISBN :
978-1-4244-1577-9
Type :
conf
DOI :
10.1109/DTIS.2008.4540254
Filename :
4540254
Link To Document :
بازگشت