DocumentCode :
1801294
Title :
Implementation of JPEG 2000 MQ-Coder
Author :
Saidani, Taoufik ; Atri, Mohamed ; Tourki, Rached
Author_Institution :
Dept. of Phys., Fac. of Sci. Monastir, Monastir
fYear :
2008
fDate :
25-27 March 2008
Firstpage :
1
Lastpage :
4
Abstract :
JPEG 2000 has recently become one of the most rewarding image coding standards. It provides a practical set of features which weren´t necessarily available in the previous standards. The features were realized as a result of two new techniques, namely the discrete wavelet transform (DWT), and embedded block coding with optimized truncation (EBCOT). The complexity of EBCOT Tier-1 makes its hardware implementations very difficult. In this paper, we propose a new simplified architecture for the JPEG 2000 MQ-coder, as the primary section of EBCOT Tier 1. The design is for a complete EBCOT Tier-1 process, and considers system-level issues such as the need for buffering. Hardware architecture for the proposed process was developed, realized in VHDL, and synthesized for implementation on FPGA Xilinx.
Keywords :
image coding; EBCOT Tier 1; JPEG 2000 MQ-coder; discrete wavelet transform; embedded block coding with optimized truncation; image coding; Arithmetic; Bit rate; Block codes; Discrete wavelet transforms; Field programmable gate arrays; Hardware; Image coding; Physics; Propagation losses; Transform coding; EBCOT; FPGA; JPEG 2000 image compression; VHDL; arithmetic encoder (MQ-coder);
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design and Technology of Integrated Systems in Nanoscale Era, 2008. DTIS 2008. 3rd International Conference on
Conference_Location :
Tozeur
Print_ISBN :
978-1-4244-1576-2
Electronic_ISBN :
978-1-4244-1577-9
Type :
conf
DOI :
10.1109/DTIS.2008.4540263
Filename :
4540263
Link To Document :
بازگشت