DocumentCode :
1801874
Title :
Torus with slotted rings architecture for a cache-coherent multiprocessor
Author :
Jen-Hui Chuang ; Chao, Wen-Chuan
Author_Institution :
Dept. of Comput. & Inf. Sci., Nat. Chiao Tung Univ., Hsinchu, Taiwan
fYear :
1994
fDate :
19-22 Dec 1994
Firstpage :
76
Lastpage :
81
Abstract :
The slotted ring is a point-to-point unidirectional connection for multiprocessor systems which resolves most of the problems associated with the bus system. However, the cycle time of the ring becomes the bottleneck when the system grows. Torus with slotted rings which is composed of multiple rings is proposed to reduce the cycle time of the resulting system. It is similar to the Wisconsin Multicube built by a grid of buses. The proposed architecture adopts a ring-map directory cache coherence scheme to avoid occupying too many rings during invalidation. Through performance evaluation, it is verified that the torus with slotted rings with ring-map directory scheme is better than the Wisconsin Multicube with the pure snooping scheme
Keywords :
cache storage; multiprocessor interconnection networks; performance evaluation; shared memory systems; Wisconsin Multicube; bus system; cache-coherent multiprocessor; cycle time; multiple rings; multiprocessor system; performance evaluations; point-to-point unidirectional connection; pure snooping scheme; ring-map directory cache coherence scheme; slotted rings architecture; torus; Chaos; Clocks; Hardware; Integrated circuit interconnections; Latches; Multiprocessing systems; Pipeline processing; Protocols; Routing; Telecommunication traffic;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Parallel and Distributed Systems, 1994. International Conference on
Conference_Location :
Hsinchu
Print_ISBN :
0-8186-6555-6
Type :
conf
DOI :
10.1109/ICPADS.1994.589899
Filename :
589899
Link To Document :
بازگشت