DocumentCode
1802152
Title
Sub-word and reduced-width Booth multipliers for DSP applications
Author
Tsai, Meng-Hung ; Chen, Yi-Ting ; Cheng, Wen-Sheng ; Teng, Jun-Xian ; Jou, Shyh-Jye
Author_Institution
Dept. of Electr. Eng., Nat. Central Univ., Chung-li, Taiwan
Volume
3
fYear
2002
fDate
2002
Abstract
In this paper, based on the low-power version of parallel Booth multiplier we will show one novel sub-word parallel (SWP) multiplier and one low-error reduced width multiplier. The new SWP multiplier can finish one n by n multiplication or two n/2 by n/2 multiplications or the multiplication of two n/2 complex numbers in the same architecture. In the low-error reduced-width multiplier, an input number dependent compensation vector is derived that is superior to other proposed results in error performance and operation speed. The implementation results of 16 by 16 to 16 case show that the area is 50.67% and the critical path delay is 66.18% of the original Booth multiplier.
Keywords
compensation; delays; digital signal processing chips; low-power electronics; multiplying circuits; parallel architectures; SWP; critical path delay; error performance; input number dependent compensation vector; low-power version; operation speed; reduced-width Booth multipliers; sub-word parallel multiplier; Adders; CMOS technology; Data processing; Delay; Digital communication; Digital signal processing; Energy consumption; Hardware; Modems; System-on-a-chip;
fLanguage
English
Publisher
ieee
Conference_Titel
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN
0-7803-7448-7
Type
conf
DOI
10.1109/ISCAS.2002.1010289
Filename
1010289
Link To Document