DocumentCode :
1804705
Title :
An Evaluation of Selective Depipelining for FPGA-Based Energy-Reducing Irregular Code Coprocessors
Author :
Sampson, Jack ; Arora, Manish ; Goulding-Hotta, Nathan ; Venkatesh, Ganesh ; Babb, Jonathan ; Bhatt, Vikram ; Swanson, Steven ; Taylor, Michael Bedford
Author_Institution :
Dept. of Comput. Sci. & Eng., Univ. of California, San Diego, CA, USA
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
24
Lastpage :
29
Abstract :
As the complexity of FPGA-based systems scales, the importance of efficiently handling irregular code increases. Recent work has proposed Irregular Code Energy Reducers (ICERs), a high-level synthesis approach for FPGAs that offers significant energy reduction for irregular code compared to a soft core processor. ICERs target the hot-spots of programs, and are seamlessly connected via a shared L1 cache with a soft processor that executes the cold code. This paper evaluates the application of the selective depipelining (SDP) technique to ICERs, which greatly reduces both the execution time and energy of irregular computations. SDP enables irregular computations to be expressed as large, fast, low-power combinational blocks. SDP maintains high memory bandwidth by scheduling the many potentially dependent memory operations within these blocks onto a high-frequency, highly-multiplexed coherent memory while scheduling combinational operations at a much lower frequency. SDP is a key enabler for improving the execution properties of irregular computations that are difficult to parallelize. We show that applying SDP to ICERs reduces energy-delay by 2.62× relative to ICERs. ICERs with SDP are up to 2.38× faster than a soft core processor and reduce energy consumption by up to 15.83× for a variety of irregular applications.
Keywords :
codecs; coprocessors; field programmable gate arrays; logic design; processor scheduling; semiconductor storage; FPGA; combinational operation; energy reducing irregular code coprocessors; highly multiplexed coherent memory; irregular computation; low power combinational block; memory operation scheduling; selective depipelining; Clocks; Coprocessors; Field programmable gate arrays; Pipeline processing; Registers; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.16
Filename :
6044779
Link To Document :
بازگشت