DocumentCode :
1804749
Title :
A Framework for Architecture-Level Exploration of Communication Intensive Applications onto 3-D FPGAs
Author :
Sidiropoulos, Harry ; Siozios, Kostas ; Soudris, Dimitrios
Author_Institution :
Sch. of ECE, Nat. Tech. Univ. of Athens, Athens, Greece
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
30
Lastpage :
33
Abstract :
The interconnection structures in FPGA devices increasingly contribute more to the delay, power consumption and area overhead. Three-dimensional (3-D) chip stacking is touted as the silver bullet technology that can keep Moores momentum and fuel the next wave of consumer electronics products. However, the benefits of such an integration technology have not been sufficiently explored yet. In this paper, we introduce a novel 3-D architecture, as well as the software supporting tools for exploring and evaluating application mapping onto 3-D FPGAs, where logic and I/O resources are assigned to different layers. Experimental results shown that such a 3-D architecture is suitable especially for communication intensive applications, since a device with two layers achieves delay reduction, as compared to conventional 2-D FPGAs up to 87% without any overhead in power dissipation.
Keywords :
field programmable gate arrays; integrated circuit interconnections; three-dimensional integrated circuits; 3D FPGA; Moores momentum; architecture-level exploration; communication intensive applications; interconnection structures; silver bullet technology; software supporting tools; three-dimensional chip stacking; Benchmark testing; Computer architecture; Delay; Field programmable gate arrays; Integrated circuit interconnections; Power demand; Routing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.109
Filename :
6044780
Link To Document :
بازگشت