Title :
A Full-Band processor for reduction of RF mixer LO harmonic images
Author :
Gomez, Raquel ; Zou, Hailin ; Chen, Bing ; Currivan, B. ; Chang, David
Author_Institution :
Broadcom Corp., Irvine, CA, USA
Abstract :
A Full-Band Capture (FBC) Harmonic Rejection Canceler (HRC) processor is presented. This processor consists of an RF low-noise preamplifier, a 2700 Msamp/s 6-bit flash ADC, a digital channelizer which selects one or more interfering RF channels, and an adaptive canceler. This canceler removes the interference caused by strong blockers that may be inadvertently folded onto the desired channel by local oscillator (LO) harmonics or spurs. This processor digitizes the entire cable or broadcast television spectrum from 50-1000 MHz and can adaptively cancel folded blocker interference from anywhere within this range. An image reduction of at least 23dB was measured. The processor is embedded within an integrated 40nm CMOS DVB-T2 TV receiver including tuner, demodulator and FEC. The complete embedded RF/analog/DSP HRC processor has an area of 0.38 mm2 and uses 205 mW.
Keywords :
CMOS integrated circuits; analogue-digital conversion; harmonic oscillators (circuits); low noise amplifiers; mixers (circuits); preamplifiers; radiofrequency amplifiers; ADC; CMOS DVB-T2 TV receiver; DSP HRC processor; FBC harmonic rejection canceler; FEC; RF channel; RF low-noise preamplifier; RF mixer LO harmonic image; RF processor; adaptive canceler; analog processor; demodulator; digital channelizer; frequency 50 MHz to 1000 MHz; full-band capture; full-band processor; local oscillator harmonics; power 205 mW; size 40 nm; tuner; word length 6 bit; Harmonic analysis; Integrated circuits; Mixers; Noise; Power harmonic filters; Radio frequency; Receivers;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2012 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4673-1555-5
Electronic_ISBN :
0886-5930
DOI :
10.1109/CICC.2012.6330614