Title :
A write-back-free 2T1D embedded DRAM with local voltage sensing and a dual-row-access low power mode
Author :
Wei Zhang ; Chun, Chul ; Kim, Chris H.
Author_Institution :
Univ. of Minnesota, Minneapolis, MN, USA
Abstract :
A gain cell embedded DRAM (eDRAM) in a 65nm LP process achieves a 1.0 GHz random read access frequency by eliminating the write-back operation. The read bitline swing of the 2T1D cell is improved by employing short local bitlines connected to local voltage sense amplifiers. A low-overhead dual-row access mode improves the worst-case cell retention time by 3X, minimizing refresh power at times when only a fraction of the entire memory is utilized. Measurement results from a 64kb eDRAM test chip in 65nm CMOS demonstrate the effectiveness of the proposed circuit techniques.
Keywords :
CMOS memory circuits; DRAM chips; amplifiers; CMOS; LP process; dual-row-access low power mode; eDRAM; frequency 1 GHz; gain cell embedded DRAM; local voltage sense amplifier; local voltage sensing; low-overhead dual-row access mode; memory size 64 KByte; random read access frequency; read bitline swing; short local bitline; size 65 nm; write-back operation; write-back-free 2T1D embedded DRAM; Computer architecture; Couplings; Microprocessors; Random access memory; Sensors; Timing; Transistors;
Conference_Titel :
Custom Integrated Circuits Conference (CICC), 2012 IEEE
Conference_Location :
San Jose, CA
Print_ISBN :
978-1-4673-1555-5
Electronic_ISBN :
0886-5930
DOI :
10.1109/CICC.2012.6330623