DocumentCode :
1805452
Title :
Algorithm-level interpretation of fast adder structures in binary and multiple-valued logic
Author :
Homma, Naofumi ; Aoki, Takafumi ; Higuchi, Tatsuo
Author_Institution :
Tohoku University, Sendai, Japan
fYear :
2006
fDate :
17-20 May 2006
Firstpage :
2
Lastpage :
2
Abstract :
This paper presents an algorithm-level interpretation of fast adder structures in binary/multiple-valued logic. The key idea is to employ a unified representation of addition algorithms called Counter Tree Diagrams (CTDs). The use of CTDs makes it possible to represent various addition algorithms for any positional number system. In this paper, we introduce an extension of CTDs for representing possible fast addition algorithms with redundant number systems. Using the extended version of CTDs, we can classify the conventional fast adder structures including those using emerging multiple-valued logic devices into three types in a systematic way.
Keywords :
Adders; Algorithm design and analysis; Arithmetic; Classification tree analysis; Compressors; Counting circuits; Data structures; Joining processes; Logic devices; Tree graphs;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2006. ISMVL 2006. 36th International Symposium on
ISSN :
0195-623X
Print_ISBN :
0-7695-2532-6
Type :
conf
DOI :
10.1109/ISMVL.2006.10
Filename :
1623954
Link To Document :
بازگشت