DocumentCode :
1805476
Title :
On Designs of Radix Converters Using Arithmetic Decompositions
Author :
Iguchi, Yukihiro ; Sasao, Tsutomu ; Matsuura, Munehiro
Author_Institution :
Meiji University, Kawasaki 214-8571, Japan
fYear :
2006
fDate :
17-20 May 2006
Firstpage :
3
Lastpage :
3
Abstract :
In arithmetic circuits for digital signal processing, radixes other than two are often used to make circuits faster. In such cases, radix converters are necessary. However, in general, radix converters tend to be complex. This paper considers design methods for p-nary to binary converters. It introduces a new design technique called arithmetic decomposition. It also compares the amount of hardware and performance of radix converters implemented on FPGAs.
Keywords :
Computer science; Design methodology; Digital arithmetic; Digital signal processing; Digital systems; Field programmable gate arrays; Hardware; Logic circuits; Table lookup;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 2006. ISMVL 2006. 36th International Symposium on
ISSN :
0195-623X
Print_ISBN :
0-7695-2532-6
Type :
conf
DOI :
10.1109/ISMVL.2006.31
Filename :
1623955
Link To Document :
بازگشت