DocumentCode :
1805549
Title :
Design of a pipelined and expandable sorting architecture with simple control scheme
Author :
Lin, Chi-Sheng ; Liu, Bin-Da
Author_Institution :
Dept. of Electr. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
4
fYear :
2002
fDate :
2002
Abstract :
This paper presents a novel circuit for the pipelined and expandable sorting architecture that processes thirty-two 16-bit patterns at a time. This design is based on a compare-swap cell which can easily be cascaded to improve sorting performance. The sorting architecture combines suitable algorithm to sort arbitrary N data patterns. The proposed hardware architecture features layout regularity and interconnection compactness, thus it can be exploited to obtain a small and efficient hardware implementation. The whole design was fabricated by TSMC 0.35μm SPQM CMOS process. The estimation results indicate that the sorter can work up to 66MHz with the power consumption less than 20mW under 3.3V supply voltage. This design is suitable for VLSI implementation. It can also be applied well when being embedded in digital signal processors.
Keywords :
VLSI; digital signal processing chips; integrated circuit design; low-power electronics; pipeline processing; sorting; 0.35 micron; 16 bit; 20 mW; 3.3 V; 66 MHz; CMOS; SPQM; TSMC; VLSI; compare-swap cell; control scheme; digital signal processors; expandable sorting architecture; interconnection compactness; layout regularity; pipelined sorting architecture; power consumption; sorting performance; CMOS process; Digital signal processors; Electronic mail; Energy consumption; Hardware; Integrated circuit interconnections; Registers; Signal processing algorithms; Sorting; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010428
Filename :
1010428
Link To Document :
بازگشت