Title :
Performance Failure Prediction Using Built-In Delay Sensors in FPGAs
Author :
Bexiga, V. ; Leong, C. ; Semião, J. ; Teixeira, I.C. ; Teixeira, J.P. ; Valdés, M. ; Freijedo, J. ; Rodríguez-Andina, J.J. ; Vargas, F.
Author_Institution :
INESC-ID, Lisbon, Portugal
Abstract :
The objective of this paper is to propose a performance failure prediction methodology for FPGA-based designs, based on the use of a novel built-in programmable delay sensor. Digital Clock Managers (DCM) is used to fine tune the unsafe observation interval. The design procedure is described, including the constrained placement of some delay sensors. The proposed technique is particularly useful to monitor parametric Process, supply Voltage and Temperature (PVT) and aging-induced variations. It can be used during product lifetime, as a predictive delay fault detection technique, either to avoid unreliable operation, or to guarantee correct functionality with lower power consumption. The usefulness of the proposed technique is demonstrated with part of the data processor of a complex design for a medical imaging system used in PET-based mammography, configured in a Virtex-4 FPGA device (xc4vfx60-11ff1152).
Keywords :
clocks; field programmable gate arrays; logic design; FPGA-based design; PET-based mammography; Virtex-4 FPGA device; aging-induced variation monitoring; built-in delay sensor; built-in programmable delay sensor; constrained placement; data processor; digital clock manager; medical imaging system; parametric process monitoring; performance failure prediction; predictive delay fault detection technique; product lifetime; supply voltage monitoring; temperature monitoring; xc4vfx60-11ff1152; Aging; Clocks; Delay; Field programmable gate arrays; Monitoring; Sensors; Silicon;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
DOI :
10.1109/FPL.2011.61