DocumentCode :
1806134
Title :
A novel low-power high-speed programmable dual modulus divider for PLL-based frequency synthesizer
Author :
Sulaiman, Mohd S. ; Khan, Nassemllah
Author_Institution :
Fac. of Eng., Multimedia Univ., Selangor, Malaysia
fYear :
2002
fDate :
19-21 Dec. 2002
Firstpage :
77
Lastpage :
81
Abstract :
A low-power high-speed programmable dual modulus divider architecture is presented. The circuit´s three building blocks: prescaler, 2- and 5-bit programmable dividers; were designed using high-performance single-phase clocking latch-up circuits rather than the conventional latch-up circuits widely used in digital systems. The dividers operate based on the modulus control and parallel loading concepts, capable of operating within the division ratio of 32-127. The programmable dual-modulus divider with 2.4 GHz maximum operating frequency was designed using the 0.18-μm CMOS technology. Post parasitics-extracted layout results verify that the total power dissipation was 2.3 mW (at 2.4 GHz, 1.8 V).
Keywords :
CMOS digital integrated circuits; dividing circuits; frequency synthesizers; phase locked loops; 0.18 micron; 1.8 V; 2 B; 2.3 mW; 2.4 GHz; 5 B; CMOS technology; PLL-based frequency synthesizer; high-performance single-phase clocking latch-up circuits; low power high-speed programmable dual modulus divider; modulus control; parallel loading concepts; power dissipation; CMOS process; CMOS technology; Circuit synthesis; Clocks; Counting circuits; Digital systems; Frequency conversion; Frequency synthesizers; Power dissipation; Wireless communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Electronics, 2002. Proceedings. ICSE 2002. IEEE International Conference on
Print_ISBN :
0-7803-7578-5
Type :
conf
DOI :
10.1109/SMELEC.2002.1217779
Filename :
1217779
Link To Document :
بازگشت