DocumentCode :
1806505
Title :
Pipelined Floating-Point Architecture for a Phase and Magnitude Detector Based on CORDIC
Author :
Surapong, Pongyupinpanich ; Glesner, Manfred
Author_Institution :
Microelectron. Syst. Res. Group, Tech. Univ. Darmstadt, Darmstadt, Germany
fYear :
2011
fDate :
5-7 Sept. 2011
Firstpage :
382
Lastpage :
384
Abstract :
To improve the computation precision of the beams control system in a heavy ion accelerator system, a floating-point phase and magnitude digital detector is proposed. The coordinate rotation digital computer (CORDIC) algorithm is utilized to compute results in digital form. Due to the hardware design simplicity, shifting and adding operations become two main operators to perform the computation. The proposed CORDIC core is based on floating-point arithmetic units to obtain high accuracy for the closed-loop control system. A Pipeline-based architecture is applied instead of CORIDC´s iteration process in order to maximize computation performance. Moreover, comparison of hardware 8-and 16-stage pipeline-based simulations with Matlab/simulink is statically analysis to differentiate the accuracy of the two hardware architectures. Finally, resource efficiencies based on target Xilinx FPGA xc5vlx110 and 130-nm Silicon technology are shown that 8-and 16-stage hardwares consume maximum 18% and 38% of total slices at 134 MHz on the target FPGA, as well as 43,164 um and 83,769 um at 617 MHz on Silicon technology.
Keywords :
elemental semiconductors; field programmable gate arrays; pipeline arithmetic; silicon; CORDIC core; Si; beams control system; closed-loop control system; computation precision; coordinate rotation digital computer algorithm; floating-point phase; frequency 134 MHz; frequency 617 MHz; heavy ion accelerator system; magnitude detector; magnitude digital detector; phase detector; pipelined floating-point architecture; size 130 nm; target Xilinx FPGA; Computer architecture; Control systems; Detectors; Field programmable gate arrays; Hardware; Pipeline processing; Silicon; CORDIC; floating-point computation; phase and magnitude detector;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
Type :
conf
DOI :
10.1109/FPL.2011.74
Filename :
6044847
Link To Document :
بازگشت