Title :
Capacitive Boosting for FPGA Interconnection Networks
Author :
Eslami, Fatemeh ; Sima, Mihai
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Victoria, Victoria, BC, Canada
Abstract :
FPGA interconnection network is implemented using nMOS pass transistor multiplexers. Since the threshold voltage drop across an nMOS device degrades the high logic value, the pMOS transistors of the downstream buffers do not turn fully off, making this approach suffer from static power consumption due to the short-circuit currents and reduced noise margins. The standard pMOS transistor pull-up in the active feedback of an inverter reduces the static power consumption but degrades the switching time and/or dynamic power consumption. We propose to use capacitive boosting to increase the gate voltage of the pass transistors, thus driving the multiplexer output to the full high voltage level at a faster rate than the pMOS pull-up can alone. This way, the signal transitions are accelerated and the short-circuit current of downstream buffers are cut off. The simulations carried out with Cadence indicate a reduction of at least 10% in propagation delay for the proposed circuit versus the standard one across 180nm, 130nm, 90nm, and 65nm technologies.
Keywords :
MOS logic circuits; MOSFET; buffer circuits; circuit feedback; circuit simulation; delay circuits; field programmable gate arrays; integrated circuit interconnections; integrated circuit noise; invertors; low-power electronics; multiplexing equipment; FPGA interconnection networks; active feedback; capacitive boosting; downstream buffers; dynamic power consumption; gate voltage; inverter; nMOS device; nMOS pass transistor multiplexer; noise margin reduction; propagation delay; short-circuit current; signal transitions; size 130 nm; size 180 nm; size 65 nm; size 90 nm; standard pMOS transistor pull-up; static power consumption; switching time; threshold voltage drop; Field programmable gate arrays; Integrated circuit interconnections; Isolators; Logic gates; MOS devices; Random access memory; Transistors; FPGA interconnection network; capacitive boosting; nMOS pass transistor multiplexers;
Conference_Titel :
Field Programmable Logic and Applications (FPL), 2011 International Conference on
Conference_Location :
Chania
Print_ISBN :
978-1-4577-1484-9
Electronic_ISBN :
978-0-7695-4529-5
DOI :
10.1109/FPL.2011.89