DocumentCode :
1807645
Title :
A partition based methodology for simulation acceleration of digital VLSI circuits using FPGAs
Author :
Hashmi, Abu Zar ; Biswas, Santosh ; Pal, Dipti Ranjan ; Mukhopadhyay, Siddhartha
Author_Institution :
Dept. of Electr. Eng., IIT, Kharagpur, India
fYear :
2004
fDate :
20-22 Dec. 2004
Firstpage :
31
Lastpage :
34
Abstract :
With rise in sophistication of digital VSLI designs, chips are being fabricated with millions of transistors involving large RTL codes. This leads to numerous problems in verification of the design because of the dramatic increase in the simulation run time. Therefore, software verification of large ASICs and system-on-chip are not preferred. Simulation assisted by special hardware and tools are gathering wide spread acceptance. The latest generation of FPGAs offers compelling platforms for hardware acceleration of computationally intensive software algorithms. The current work deals with simulation acceleration through circuit partitioning and FPGA based prototyping. The scheme has been verified on ISCAS´89 benchmark circuits.
Keywords :
VLSI; field programmable gate arrays; graph theory; logic partitioning; program verification; FPGA; ISCAS´89 benchmark circuit; RTL code; circuit partition based methodology; computationally intensive software algorithm; digital VLSI circuit; field programmable gate array; graph theory; resistor-transistor logic; simulation acceleration; simulation run time; software verification; Acceleration; Circuit simulation; Computational modeling; Field programmable gate arrays; Hardware; Partitioning algorithms; Software algorithms; Software prototyping; System-on-a-chip; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
India Annual Conference, 2004. Proceedings of the IEEE INDICON 2004. First
Print_ISBN :
0-7803-8909-3
Type :
conf
DOI :
10.1109/INDICO.2004.1497700
Filename :
1497700
Link To Document :
بازگشت