DocumentCode :
1807957
Title :
SOI FinFET compact model for RF circuits simulation
Author :
Alvarado, J. ; Tinoco, J.C. ; Salas, Sergio ; Martinez-Lopez, A.G. ; Soto-Cruz, B.S. ; Cerdeira, Antonio ; Raskin, J.
Author_Institution :
Centro de Investig. en Dispositivos Semiconductores, BUAP, Puebla, Mexico
fYear :
2013
fDate :
21-23 Jan. 2013
Firstpage :
87
Lastpage :
89
Abstract :
A methodology to properly establish an accurate SOI FinFET compact model through SPICE simulator is presented. This compact model is implemented in Verilog-A to simulate the performance of RF circuits based on SOI FinFET technology. It predicts well static behavior of the transistor and circuit, as well as their small-signal RF behavior by modeling the intrinsic capacitances and also the effects of the gate resistance and the extrinsic gate capacitances. Finally, the comparison between the simulated and measured performance of a Low Noise Amplifier demonstrates the validity and the capabilities of this compact model to simulate the dc and RF behavior of RF circuits.
Keywords :
MOSFET; equivalent circuits; low noise amplifiers; semiconductor device models; silicon-on-insulator; RF circuits simulation; SOI FinFET compact model; SPICE simulator; Verilog-A; low noise amplifier; silicon-on-insulator; small-signal RF behavior; Capacitance; FinFETs; Hardware design languages; Integrated circuit modeling; Logic gates; Radio frequency; SPICE; Compact model; FinFETs; LNA; RF circuits; Verilog-A;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Silicon Monolithic Integrated Circuits in RF Systems (SiRF), 2013 IEEE 13th Topical Meeting on
Conference_Location :
Austin, TX
Print_ISBN :
978-1-4673-1552-4
Electronic_ISBN :
978-1-4673-1551-7
Type :
conf
DOI :
10.1109/SiRF.2013.6489441
Filename :
6489441
Link To Document :
بازگشت