DocumentCode :
1808540
Title :
Optimal circuit clustering with variable interconnect delay
Author :
Sze, C.N. ; Wang, Zhg-Chi
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Volume :
4
fYear :
2002
fDate :
2002
Abstract :
The paper aims at extending the circuit clustering algorithm of Rajaraman and Wong (1995) to handle a more sophisticated delay model, which practically takes variable interconnect delay into account. Our delay model is particularly applicable in allowing the back-annotation of actual delay information to drive the clustering process. We first show that the original algorithm fails to produce optimal solutions for this delay model. In order to solve the problem, a generalized algorithm based on an extension of Rajaraman and Wong is proposed such that the problem can be solved optimally while the polynomial time complexity is maintained.
Keywords :
circuit complexity; circuit optimisation; combinational circuits; delays; directed graphs; high level synthesis; combinational circuit; delay information back-annotation; delay model; directed acyclic graph; optimal circuit clustering; polynomial time complexity; variable interconnect delay; Clustering algorithms; Combinational circuits; Delay estimation; Integrated circuit interconnections; Labeling; Minimization; Polynomials; Programmable logic arrays; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010555
Filename :
1010555
Link To Document :
بازگشت