DocumentCode :
180915
Title :
High Resolution Pulse Propagation Driven Trojan Detection in Digital Logic: Optimization Algorithms and Infrastructure
Author :
Deyati, Sabyasachi ; Muldrey, Barry John ; Singh, Ashutosh ; Chatterjee, Avhishek
Author_Institution :
Electr. & Comput. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
fYear :
2014
fDate :
16-19 Nov. 2014
Firstpage :
200
Lastpage :
205
Abstract :
Insertion of malicious Trojans into outsourced chip manufacturing generally results in increased capacitances of internal circuit nodes that have been tapped for node controllability and observability by malicious circuitry. Current path delay measurement and side channel Trojan detection techniques are unable to detect Trojans that present low loading to such tapped circuit nodes, especially in the presence of large manufacturing process variations. In this paper, a high-resolution Trojan detection method for digital logic based on pulse propagation is developed. The method exhibits 25X -- 30X higher diagnostic resolution (ability to measure small capacitive loads on internal circuit nodes) as compared to current path delay based Trojan detection techniques in the presence of significant manufacturing process variations. Further, a key benefit is that theoretically, as opposed to path delay measurement based methods, the diagnostic resolution of the test approach is independent of circuit logic depth over and above the benefits already mentioned above. Test methods and test infrastructure compatible with existing scan based techniques are described. Simulation results are presented to prove the viability and effectiveness of the proposed Trojan detection scheme and especially for circuits with large logic depths (35-70 gates) suffering from worst case process variation effects.
Keywords :
invasive software; logic design; logic testing; capacitive loads; diagnostic resolution; digital logic; high-resolution Trojan detection method; internal circuit nodes; malicious Trojans insertion; malicious circuitry; manufacturing process variations; node controllability; observability; outsourced chip manufacturing; path delay measurement; pulse propagation; side channel Trojan detection techniques; worst case process variation effects; Capacitance; Delays; Flip-flops; Logic gates; Transistors; Trojan horses; Vectors; Hardware Intrusion Detection; Hardware Security; Hardware Trojan Detection;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2014 IEEE 23rd Asian
Conference_Location :
Hangzhou
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2014.45
Filename :
6979100
Link To Document :
بازگشت