DocumentCode :
180917
Title :
On-Chip Implementation of an Integrator-Based Servo-Loop for ADC Static Linearity Test
Author :
Renaud, Guillaume ; Barragan, Manuel J. ; Mir, Salvador ; Sabut, Marc
Author_Institution :
TIMA, Univ. Grenoble Alpes, Grenoble, France
fYear :
2014
fDate :
16-19 Nov. 2014
Firstpage :
212
Lastpage :
217
Abstract :
Linearity testing for ADCs is one of the most resource and time consuming tasks in the production test of a mixed-signal integrated system. Advanced strategies for reducing static test time, such as the reduced code linearity test technique, have been recently presented. However, the application of these techniques require a high linearity input stimulus to excite the ADC under test, which is usually provided by an external analog signal generator in the ATE. Extending the static linearity test to a BIST implementation requires to include this generator on-chip, which is a challenging task. This paper explores different possibilities for the on-chip implementation of such generators.
Keywords :
CMOS integrated circuits; analogue-digital conversion; integrated circuit testing; ADC static linearity test; external analog signal generator; integrator based servo loop; mixed signal integrated system; on chip implementation; reduced code linearity test technique; Capacitors; Estimation error; Linearity; Measurement uncertainty; Production; System-on-chip;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Test Symposium (ATS), 2014 IEEE 23rd Asian
Conference_Location :
Hangzhou
ISSN :
1081-7735
Type :
conf
DOI :
10.1109/ATS.2014.47
Filename :
6979102
Link To Document :
بازگشت