Title :
A 7-bit 300-MS/s subranging ADC with embedded threshold & gain-loss calibration
Author :
Chio, U-Fat ; Chan, Chi-Hang ; Choi, Hou-Lon ; Sin, Sai-Weng ; Seng-Pan U ; Martins, R.P.
Author_Institution :
State-Key Lab. of Analog & Mixed Signal VLSI, Univ. of Macau, Macao, China
Abstract :
This paper reports a 7-bit 300-MS/s subranging ADC fabricated in standard 65nm CMOS, which utilizes embedded reference and gain loss error calibration techniques. A shared passive capacitive DAC array performs the input sampling in quantization mode and reference generation in calibration mode, providing a linear, accurate and compact calibration implementation. As a consequence of the developed calibration techniques, uniform-sized dynamic comparators are employed to reduce the process-mismatch variation and nonlinearity error, when compared with the conventional structures. The ADC achieves peak SNDR of 40.5dB at 300MS/s and 39dB at 400MS/s, with ERBW of 300MHz and 350MHz, respectively. The power consumption is 2.3mW only from 1.2-V supply at 300MS/s.
Keywords :
CMOS integrated circuits; analogue-digital conversion; comparators (circuits); CMOS integrated circuits; calibration mode; embedded reference; embedded threshold; gain loss error calibration techniques; gain-loss calibration; nonlinearity error; power 2.3 mW; process-mismatch variation; quantization mode; reference generation; shared passive capacitive DAC array; size 65 nm; subranging ADC; uniform-sized dynamic comparators; voltage 1.2 V; word length 7 bit; Arrays; CMOS integrated circuits; Calibration; Capacitance; Noise; Quantization; Switches;
Conference_Titel :
ESSCIRC (ESSCIRC), 2011 Proceedings of the
Conference_Location :
Helsinki
Print_ISBN :
978-1-4577-0703-2
Electronic_ISBN :
1930-8833
DOI :
10.1109/ESSCIRC.2011.6044982