DocumentCode :
1812134
Title :
A high speed direct digital frequency synthesizer using a low power pipelined parallel accumulator
Author :
Yang, Byung-Do ; Kim, Lee-Sup ; Yu, Hyun-Kyu
Author_Institution :
Dept. of EECS, KAIST, Daejeon, South Korea
Volume :
5
fYear :
2002
fDate :
2002
Abstract :
A new high speed direct digital frequency synthesizer (DDFS) using a low power pipelined parallel accumulator (PPA) is proposed. The PPA uses both pipelining and paralleling techniques to increase speed and to reduce power consumption. The PPA attains benefits of the pipelined accumulator and the parallel accumulator. The 2-pipelined 2-parallel PPA only consumes 66% and 69% power of the 4-pipelined accumulator and the 4-parallel accumulator respectively with the same throughput. The PPA can achieve higher throughput with smaller area and less power consumption in lower clock frequency. All circuit simulations and implementations are based on a 0.35 μm CMOS technology with VCC=3.3 V.
Keywords :
CMOS digital integrated circuits; circuit simulation; direct digital synthesis; high-speed integrated circuits; low-power electronics; pipeline processing; 0.35 μm CMOS technology; 0.35 micron; 2-pipelined 2-parallel PPA; 3.3 V; circuit simulations; clock frequency; high speed direct digital frequency synthesizer; low power pipelined parallel accumulator; paralleling techniques; phase to sine amplitude converter; power consumption; throughput; CMOS technology; Clocks; Digital communication; Energy consumption; Frequency synthesizers; Modems; Phase locked loops; Pipeline processing; Read only memory; Throughput;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
Type :
conf
DOI :
10.1109/ISCAS.2002.1010718
Filename :
1010718
Link To Document :
بازگشت