DocumentCode :
1812603
Title :
A novel low temperature CVD/PVD Al filling process for producing highly reliable 0.175 μm wiring/0.35 μm pitch dual damascene interconnections in gigabit scale DRAMs
Author :
Clevenger, L.A. ; Costrini, G. ; Dobuzinsky, D.M. ; Filippi, R. ; Gambino, J. ; Hoinkis, M. ; Gignac, L. ; Hurd, J.L. ; Iggulden, R.C. ; Lin, C. ; Longo, R. ; Lu, G.Z. ; Ning, J. ; Nuetzel, J.F. ; Ploessl, R. ; Rodbell, K. ; Ronay, M. ; Schnabel, R.F. ; T
Author_Institution :
IBM Corp., Hopewell Junction, NY, USA
fYear :
1998
fDate :
1-3 Jun 1998
Firstpage :
137
Lastpage :
139
Abstract :
As VLSI back end of line (BEOL) wiring is scaled to 0.175 μm dimensions and sub-0.5 μm pitches, the challenges to conventional Al RIE BEOL processes are the etching and the reliability of tall/narrow Al lines and the oxide gap fill and planarization of such lines. Dual damascene approaches for gigascale DRAM BEOL offer advantages over conventional schemes of self planarization and simple etches. Al damascene has advantages compared to Cu damascene of being more compatible with previous technologies, limited contamination issues, cost effectiveness and filling of smaller line width/larger aspect ratio structures. However, an Al damascene approach requires advanced Al filling capabilities. In this paper, we compare the Al filling of 0.25 to 0.175 μm/0.5 to 0.35 μm pitch, 3.0 to 5 to 1 aspect ratio structures with a reflow Al process and a CVD/PVD Al processes. We show that a CVD/PVD Al fill process produces good electrical and reliability performance down to 0.175 μm ground rules, while a conventional reflow Al process is potentially limited to 0.25 μm ground rule devices. We also show that the electromigration lifetime of CVD/PVD Al damascene is far superior to that of Al RIE, alleviating the need to use Cu damascene for improved reliability. Thus, we believe that the CVD/PVD Al fill process is viable for 1 Gb dual damascene metallization schemes at least down to 0.175 μm structures/0.35 μm pitches and 5 to 1 aspect ratios
Keywords :
DRAM chips; VLSI; aluminium; chemical vapour deposition; electromigration; integrated circuit interconnections; integrated circuit metallisation; integrated circuit reliability; sputter deposition; surface treatment; 0.175 to 0.25 micron; 0.35 to 0.5 micron; 1 Gbit; Al; Al RIE; Al RIE BEOL processes; Al damascene; Al filling; CVD/PVD Al damascene; CVD/PVD Al fill process; Cu damascene; DRAMs; VLSI back end of line wiring; aspect ratio; contamination; cost effectiveness; dual damascene interconnections; dual damascene metallization; electrical performance; electromigration lifetime; etching; line width; low temperature CVD/PVD Al filling process; narrow Al lines; oxide gap fill; planarization; reflow Al process; reliability; reliability performance; self planarization; tall Al lines; wiring pitch; wiring reliability; wiring size; Atherosclerosis; Contamination; Costs; Etching; Filling; Planarization; Random access memory; Temperature; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Interconnect Technology Conference, 1998. Proceedings of the IEEE 1998 International
Conference_Location :
San Francisco, CA
Print_ISBN :
0-7803-4285-2
Type :
conf
DOI :
10.1109/IITC.1998.704772
Filename :
704772
Link To Document :
بازگشت