DocumentCode :
1812712
Title :
VHDL modeling and simulation of the back-propagation algorithm and its mapping to the RM
Author :
Erdogan, S.S. ; Wahab, Abdul ; Hong, T.H.
Author_Institution :
Sch. of Appl. Sci., Nanyang Technol. Univ., Singapore
fYear :
1993
fDate :
9-12 May 1993
Abstract :
The Reconfigurable Machine (RM) is a parallel architecture that is built using Xilinx´s 4005 field programmable gate array (FPGA) and associated fast static random-access memories (SRAMs). VHDL modeling and simulation of a fully connected three-layer back-propagation (BP) are attempted in the present work with a view towards its mapping to a reconfigurable parallel architecture. The mapping encompasses both the forward and backward passes. A bottom-up approach is used which starts from the configuration of processing elements to achieve effective computation of floating-point sum-of-products. The FPGAs perform the floating-point multiplication, addition, and function evaluation, while the local SRAMs are used for storing input/output (I/O) data for the RM
Keywords :
reconfigurable architectures; ASIC; Reconfigurable Machine; VHDL modeling; addition; back-propagation algorithm; bottom-up approach; fast static random-access memories; field programmable gate array; floating-point sum-of-products; fully connected three-layer back-propagation; function evaluation; multiplication; parallel architecture; simulation; Computational modeling; Computer simulation; Concurrent computing; Design optimization; Equations; Field programmable gate arrays; Neural networks; Parallel architectures; Performance evaluation; Robots;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
Type :
conf
DOI :
10.1109/CICC.1993.590368
Filename :
590368
Link To Document :
بازگشت