Title :
Design of new DSP instructions and their hardware architecture for the Viterbi decoding algorithm
Author :
Lee, Jung Hoo ; Lee, Jae Sung ; Sunwoo, Myung H. ; Kim, Kyung Ho
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
This paper proposes new DSP instructions and their architecture which efficiently and rapidly implements the Viterbi decoding algorithm. The proposed architecture, supporting typical signal processing functions as in existing DSP chips, consists of an array of operational units and data path structures adequate to the Viterbi algorithm. While existing DSP chips perform Viterbi decoding at the rate of about several dozen kbps, the proposed architecture can give the rate of 6.25 Mbps on 100 MHz DSP chips, which is nearly the same performance as that of custom-designed Viterbi processors. Therefore, the architecture can meet the standard of IMT-2000 having the 2 Mbps data rate. The proposed architecture will be implemented in the form of an ASDSP (Application-Specific Digital Signal Processor) chip.
Keywords :
VLSI; Viterbi decoding; application specific integrated circuits; digital signal processing chips; forward error correction; integrated circuit design; 100 MHz; 6.25 Mbit/s; DSP chips; DSP instructions; IMT-2000 standard; VLSI design; Viterbi decoding algorithm; application-specific digital signal processor chip; data path structures; forward error correction; hardware architecture; operational units; signal processing functions; Algorithm design and analysis; Array signal processing; Decoding; Digital signal processing; Digital signal processing chips; Digital signal processors; Hardware; Signal processing algorithms; Variable speed drives; Viterbi algorithm;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1010765