Title :
Advantages of heterogeneous logic block architecture for FPGAs
Author :
He, Jianshe ; Rose, Jonathan
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
Abstract :
The authors consider field programmable gate arrays (FPGAs) that use two different sizes of lookup table (LUT) logic blocks and investigate the area-efficiency of different mixtures of different sizes of LUTs. Experimental results on a set of benchmark circuits indicate that several heterogeneous architectures achieve significant reduction in the number of programming bits and logic block pins compared to the industry standard 4-input LUTs. A 6-LUT/4-LUT combination will likely exhibit better performance with nearly equivalent area than a homogeneous 4-LUT FPGA
Keywords :
field programmable gate arrays; area-efficiency; benchmark circuits; field programmable gate arrays; heterogeneous logic block architecture; logic synthesis; lookup table; Circuits; Computer architecture; Field programmable gate arrays; Helium; Logic arrays; Logic design; Logic devices; Logic programming; Pins; Table lookup;
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
DOI :
10.1109/CICC.1993.590578