DocumentCode :
1815489
Title :
Data flow analysis of a highly parallel processor for a Level 1 Pixel Trigger
Author :
Cancelo, G. ; Gottschalk, E. ; Pavlicek, V. ; Wang, M. ; Wu, J.
Author_Institution :
Fermi Nat. Accel. Lab., USA
Volume :
2
fYear :
2003
fDate :
19-25 Oct. 2003
Firstpage :
937
Abstract :
The present work describes the architecture and data flow, analysis of a highly parallel processor for the Level 1 Pixel Trigger for the BTeV experiment at Fermilab. First the Level 1 Trigger system, is described. Then the major components are analyzed by resorting to mathematical modeling. Also, behavioral simulations are used to confirm the models. Results from modeling and simulations are fed back into the system in order to improve the architecture, eliminate bottlenecks, allocate sufficient buffering between processes and obtain other important design parameters. An interesting feature of the current analysis is that the models can be extended to a large class of architectures and parallel systems.
Keywords :
data flow analysis; nuclear electronics; parallel processing; trigger circuits; BTeV experiment; Fermilab; Level 1 Pixel Trigger; architecture; behavioral simulations; data flow; data flow analysis; highly parallel processor; mathematical modeling; Data analysis; Data preprocessing; Detectors; Laboratories; Mathematical model; Mesons; Pattern recognition; Pipelines; Protons; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Nuclear Science Symposium Conference Record, 2003 IEEE
ISSN :
1082-3654
Print_ISBN :
0-7803-8257-9
Type :
conf
DOI :
10.1109/NSSMIC.2003.1351849
Filename :
1351849
Link To Document :
بازگشت