DocumentCode :
1815499
Title :
Delay and area optimization for discrete gate sizes under double-sided timing constraints
Author :
Chuang, Weitong ; Sapatnekar, Sachin S. ; Hajj, Ibrahim N.
Author_Institution :
Dept. of Electr. & Comput. Eng., Illinois Univ., Urbana, IL, USA
fYear :
1993
fDate :
9-12 May 1993
Abstract :
A three-step algorithm is presented for the discrete gate sizing problem of delay/area optimization under double-sided timing constraints. The problem is first formulated as a linear program. The solution to the linear problem is then mapped onto a permissible set. Using this set, the gate sizes are adjusted to satisfy the delay lower and upper bounds simultaneously. It is shown that the algorithm is able to find a near-optimal solution in a reasonable amount of time
Keywords :
logic CAD; ASIC; CMOS; area optimization; delay optimization; discrete gate sizing problem; double-sided timing constraints; linear program; near-optimal solution; permissible set; standard cell design; three-step algorithm; Circuit synthesis; Constraint optimization; Contracts; Inverters; Iterative algorithms; Laboratories; Libraries; Propagation delay; Timing; Upper bound;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Custom Integrated Circuits Conference, 1993., Proceedings of the IEEE 1993
Conference_Location :
San Diego, CA
Print_ISBN :
0-7803-0826-3
Type :
conf
DOI :
10.1109/CICC.1993.590682
Filename :
590682
Link To Document :
بازگشت