Title :
Floating gate analog implementation of the additive soft-input soft-output decoding algorithm
Author :
Mondragón-Torres, Antonio F. ; Sánchez-Sinencio, Edgar
Author_Institution :
Dept. of Electr. Eng., Texas A&M Univ., College Station, TX, USA
Abstract :
The soft-input soft-output decoding algorithm is used to decode concatenated codes iteratively. To implement this algorithm efficiently, an additive form in the logarithmic domain is employed. A novel analog implementation using CMOS translinear circuits is proposed. A multiple-input floating-gate CMOS transistor working in the subthreshold region is used as the main translinear computing element. The proposed approach allows a direct mapping between the decoding algorithm and the circuit implementation. Experimental CMOS chip results are in good agreement with theoretical and simulation results
Keywords :
CMOS analogue integrated circuits; concatenated codes; integrated circuit design; iterative decoding; CMOS chip; CMOS transistor circuits; additive decoding algorithm; concatenated codes; floating gate; iterative decoding; logarithmic domain; soft-input soft-output decoding; translinear computing element; Analog circuits; CMOS analog integrated circuits; Circuit simulation; Computational modeling; Concatenated codes; Convolutional codes; Iterative algorithms; Iterative decoding; MOSFETs; Turbo codes;
Conference_Titel :
Circuits and Systems, 2002. ISCAS 2002. IEEE International Symposium on
Conference_Location :
Phoenix-Scottsdale, AZ
Print_ISBN :
0-7803-7448-7
DOI :
10.1109/ISCAS.2002.1010931