Title :
The effect of pin constraints on layout area
Author :
Schürmann, Bernd ; Altmeyer, Joachim
Author_Institution :
Kaiserslautern Univ., Germany
Abstract :
We present an improved area estimation model that considers the large influence of pin positions on the layout area. The estimation method is based on the shape function approach described by Zimmermann (1988). A cell is abstracted at all hierarchy levels by discrete shape functions describing its area with respect to its shape. The internal wiring area is estimated by a simple but proper statistical model. Although the basic approach is one of the most accurate hierarchical area estimation models, it is based on internal wiring only. Additional area that is needed for the wiring to the cell border is estimated very roughly. However, in many cares, especially during top-down design, the layout area depends very much on the pin positions. In this paper, we present an improved model that estimates the influence of pin positions on the layout area much better
Keywords :
integrated circuit layout; integrated circuit modelling; hierarchical area estimation model; internal wiring; layout area; pin positions; shape functions; statistical model; top-down design; Assembly; Binary trees; Circuits; Geometry; Shape; Topology; Very large scale integration; Wires; Wiring;
Conference_Titel :
European Design and Test Conference, 1995. ED&TC 1995, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-7039-8
DOI :
10.1109/EDTC.1995.470317