DocumentCode :
1816659
Title :
Synchronisation of distributed PWM cascaded multilevel inverters with minimal harmonic distortion and common mode voltage
Author :
Loh, P.C. ; Holmes, D.G. ; Lipo, T.A.
Author_Institution :
Sch. of Electr. & Electron. Eng., Nanyang Technol. Univ., Singapore
Volume :
1
fYear :
2003
fDate :
15-19 June 2003
Firstpage :
177
Abstract :
Cascaded multilevel inverters can be implemented using single-phase modular power bridges, each having their own DSP processor and associated control circuitry. This paper presents details of how these bridges should be operated to synchronise their PWM carriers and fundamental references to implement a cascaded inverter with distributed PWM computation. The paper begins by detailing performance degradations that can occur when phase synchronisation and regular sampling errors exist between the multiple carriers and three-phase references. Details describing the master/slave synchronisation and signal protocols, and timing and sampling considerations to achieve optimum harmonic cancellation and reduced common mode voltage, are then presented to achieve overall optimal system performance. The accuracy and proper synchronisation of the cascaded bridges have been confirmed through the close match between simulation and experimental results obtained using a modular cascaded five-level inverter.
Keywords :
PWM invertors; bridge circuits; digital signal processing chips; harmonic distortion; power conversion harmonics; synchronisation; DSP processor; PWM carriers synchronisation; cascaded bridges; cascaded inverter; common mode voltage; control circuitry; distributed PWM cascaded multilevel inverters; master/slave synchronisation; minimal harmonic distortion; modular cascaded five-level inverter; multiple carriers; optimal system performance; optimum harmonic cancellation; reduced common mode voltage; regular sampling errors; signal protocols; single-phase modular power bridges; three-phase references; Bridge circuits; Degradation; Digital signal processing; Distributed computing; Harmonic distortion; Master-slave; Process control; Pulse width modulation inverters; Signal sampling; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Power Electronics Specialist Conference, 2003. PESC '03. 2003 IEEE 34th Annual
ISSN :
0275-9306
Print_ISBN :
0-7803-7754-0
Type :
conf
DOI :
10.1109/PESC.2003.1218292
Filename :
1218292
Link To Document :
بازگشت