DocumentCode :
1817710
Title :
DFT assisted built-in soft error resilience
Author :
Mak, TM ; Mitra, Subhasish ; Zhang, Ming
Author_Institution :
Intel Corp., Santa Clara, CA, USA
fYear :
2005
fDate :
6-8 July 2005
Firstpage :
69
Abstract :
In this talk, we describe a new paradigm to design in soft error resilience by reusing already existent on-chip DFT resources. For example, scan systems that are required for manufacturing test and debug involve significant circuitry that are used only during post-silicon debug and production testing. These resources are then left unused throughout the entire lifetime of the product as they are not required for normal system operation. These structures continue to occupy additional silicon area and draw additional leakage power. We demonstrate how to reuse these scan resources to enable a built-in soft error resilience (BISER) design paradigm. These circuits result in more than 20 times reduction in soft error rate while incurring a system-level power overhead of 3-5%. Additional power-saving techniques are possible. The BISER techniques produce the best results in terms of power, performance and area overheads (when all 3 attributes are considered) compared to traditional major redundancy techniques. These techniques are also suitable for adaptive applications targeting a wide range of applications (e.g., networking ASICs, microprocessors) with various power, performance and soft error rate trade-offs.
Keywords :
built-in self test; design for testability; fault tolerance; integrated circuit design; integrated circuit testing; BISER design paradigm; built-in soft error resilience; design for testability; leakage power; on-chip DFT resources; post-silicon debug; power-saving techniques; production testing; redundancy techniques; scan resources; scan systems; soft error rate; Circuit testing; Design for testability; Error analysis; Manufacturing; Microprocessors; Production systems; Redundancy; Resilience; Silicon; System testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
On-Line Testing Symposium, 2005. IOLTS 2005. 11th IEEE International
Print_ISBN :
0-7695-2406-0
Type :
conf
DOI :
10.1109/IOLTS.2005.23
Filename :
1498131
Link To Document :
بازگشت